Power-Constrained Testing of VLSI Circuits

Ocena: 0 (0 głosów)
Minimization of power dissipation in very large scale integrated (VLSI) circuits is important to improve reliability and reduce packaging costs. While many techniques have investigated power minimization during the functional (normal) mode of operation, it is important to examine the power dissipation during the test circuit activity is substantially higher during test than during functional operation. For example, during the execution of built-in self-test (BIST) in-field sessions, excessive power dissipation can decrease the reliability of the circuit under test due to higher temperature and current density. Power-Constrained Testing of VLSI Circuits focuses on techniques for minimizing power dissipation during test application at logic and register-transfer levels of abstraction of the VLSI design flow. The first part of this book surveys the existing techniques for power constrained testing of VLSI circuits. In the second part, several test automation techniques for reducing power in scan-based sequential circuits and BIST data paths are presented. Written for: IT specialists

Informacje dodatkowe o Power-Constrained Testing of VLSI Circuits:

Wydawnictwo: angielskie
Data wydania: b.d
Kategoria: Popularnonaukowe
ISBN: 978-1-4020-7235-2
Liczba stron: 0

więcej

Kup książkę Power-Constrained Testing of VLSI Circuits

Sprawdzam ceny dla ciebie ...
Cytaty z książki

Na naszej stronie nie ma jeszcze cytatów z tej książki.


Dodaj cytat
REKLAMA

Zobacz także

Power-Constrained Testing of VLSI Circuits - opinie o książce

Recenzje miesiąca
Kyle
T.M. Piro
Kyle
Smolarz
Przemysław Piotrowski
Smolarz
Wszyscy zakochani nocą
Mieko Kawakami
Wszyscy zakochani nocą
Raj utracony
John Milton
Raj utracony
Arcana
Anna Szumacher
Arcana
Zgoda na szczęście
Anna Ficner-Ogonowska
Zgoda na szczęście
Pokaż wszystkie recenzje
Reklamy